# EE446 - Experiment 1

# **Preliminary Work**

### 1.2.1) Constant Value Generator

```
    module constantValueGenerator
    # (parameter W = 3, C = 9) (bus_out);
    output wire [W-1:0] bus_out;
    assign bus_out = C;
    endmodule
```

### 1.2.2) Decoder

### .v file:

```
module Decoder2to4 (input0, input1, o0, o1, o2, o3);
2.
3.
        input wire input0, input1;
4.
       output wire o0, o1, o2, o3;
5.
6.
       assign o0 = ~input0 & ~input1;
7.
       assign o1 = input0 & ~input1;
8.
       assign o2 = ~input0 & input1;
9.
       assign o3 = input0 & input1;
11. endmodule
12.
```

### testbench:

```
    module Decoder2to4_tb ();

2.
        wire ou0, ou1, ou2, ou3;
3.
        reg in0, in1;
4.
        Decoder2to4 DUT(in0, in1, ou0, ou1, ou2, ou3);
        reg [5:0] mem [3:0];
5.
6.
        integer i;
7.
8.
        initial begin
_vector.txt" , mem);
10. #1000
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446_Desktop/test_vectors/Decoder_tb
9.
11.
        end
12.
        always @(*) begin
        for(i=0;i<4;i=i+1) begin</pre>
13.
14.
            in0 = mem[i][4];
15.
            in1 = mem[i][5];
16.
            #10;
            if({ou3,ou2,ou1,ou0} == mem[i][3:0])
17.
                $display ("No Error in %1d th row", i+1);
18.
19.
            else
20.
                $display ("Error in %1d th row", i+1);
21.
        end
22.
        end
23. endmodule
```

#### testvector:

```
1. 00_0001
2. 01_0010
3. 10_0100
4. 11_1000
```

### 1.2.3) Multiplexers

## 2x1 .v file:

```
1. module Mux2to1
2.  #(parameter W = 3) (i0, i1, select, out);
3.
4.  input [W-1:0] i0, i1;
5.  input select;
6.  output [W-1:0] out;
7.
8.  assign out = (select) ? i1 : i0;
9.
10. endmodule
```

### 2x1 testbench:

```
    module Mux2to1_tb

2.
        \#(parameter W = 2) ();
3.
4.
        reg [W-1:0] i0, i1;
5.
        reg select;
6.
        wire [W-1:0] out;
7.
8.
        reg [6:0] mem [1:0];
9.
10.
        Mux2to1 DUT(i0,i1,select,out);
11.
        integer i;
12.
13.
        initial begin
14.
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446_Desktop/test_vectors/Mux2to1_tb
    _vector.txt" , mem);
            #1000;
15.
16.
        end
17.
        always @(*) begin
18.
        for(i=0;i<2;i=i+1) begin</pre>
19.
            i0 = mem[i][4:3];
20.
            i1 = mem[i][6:5];
            select = mem[i][2];
21.
22.
23.
            if(out == mem[i][1:0])
24.
                $display ("No Error in %1d th row", i+1);
25.
26.
                $display ("Error in %1d th row", i+1);
27.
        end
28.
        end
29. endmodule
```

#### 2x1 test vector:

```
1. //in1_in0_select_out
2. 10_11_0_11
3. 10_11_1_10
```

#### 4x1 .v file:

```
1. module Mux4to1
2.
        #(parameter W = 2) (in0,in1,in2,in3,select,out);
3.
4.
        input wire [W-1:0] in0,in1,in2,in3;
        input wire [1:0] select;
5.
6.
        output reg [W-1:0] out;
7.
        always @* begin
8.
9.
            case(select)
                2'b00: out=in0;
10.
                2'b01: out=in1;
12.
                2'b10: out=in2;
13.
                2'b11: out=in3;
14.
            endcase
15.
        end
16.
17. endmodule
```

#### 4x1 testbench:

```
1. module Mux4to1 tb
2.
        \#(parameter W = 2) ();
3.
4.
        reg [W-1:0] i0, i1, i2, i3;
5.
        reg [1:0] select;
        wire [W-1:0] out;
6.
7.
8.
        reg [11:0] mem [3:0];
9.
10.
        Mux4to1 DUT(i0,i1,i2,i3,select,out);
11.
        integer i;
12.
13.
        initial begin
14.
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446_Desktop/test_vectors/Mux4to1_tb
   _vector.txt" , mem);
15.
            #1000;
16.
       end
        always @(*) begin
17.
18.
        for(i=0;i<4;i=i+1) begin</pre>
19.
            i0 = mem[i][11:10];
            i1 = mem[i][9:8];
20.
            i2 = mem[i][7:6];
21.
22.
            i3 = mem[i][5:4];
23.
            select = mem[i][3:2];
24.
            #10;
25.
            if(out == mem[i][1:0])
                $display ("No Error in %1d th row", i+1);
26.
            else
27.
28.
                $display ("Error in %1d th row", i+1);
        end
29.
30.
        end
31. endmodule
```

#### 4x1 test vector:

```
1. //in0_in1_in2_in3_select_out
2. 00_01_10_11_00_00
3. 00_01_10_11_01_01
4. 00_01_10_11_10_10
5. 00_01_10_11_11_11
```

#### 1.2.4) ALU

#### .v file:

```
    module ALU

    #(parameter W = 5) (SrcA, SrcB, Control, Result, CO, OVF, N, Z);

3.
4.
        //W-bit Inputs
        input wire [W-1:0] SrcA, SrcB;
5.
        //3 bit Control Signal
6.
7.
        input [2:0] Control;
8.
        //N-bit Result
9.
        output reg [W-1:0] Result;
        //Status Flags
10.
        output reg CO, OVF, N, Z;
11.
12.
13.
        reg [W-1:0] temp_add;
14.
15.
16.
        always @(*) begin
17.
            case(Control)
18.
                3'b000: begin //Addition
19.
                             \{CO, Result\} = \{1'b0, SrcA\} + \{1'b0, SrcB\};
                             if((SrcA[W-1] == SrcB[W-1]) && (Result[W-1]!=SrcA[W-
20.
  1])) OVF=1'b1;
21.
                             else OVF=1'b0;
                             if(Result[W-1] == 1'b1) N=1'b1;
22.
23.
                             else N=1'b0; //Negative flag
24.
                             N = N & (\sim OVF); //When OVF=1 N should be 0
25.
                             if(Result == 0) Z=1'b1;
                             else Z=1'b0;
26.
                end//End of Addition case
27.
28.
                3'b001: begin //SubtractionAB
29.
                             \{CO, Result\} = \{1'b0, SrcA\} - \{1'b0, SrcB\};
                             if((SrcA[W-1] == ~SrcB[W-1]) && (Result[W-1]!=SrcA[W-
30.
    1])) OVF=1'b1;
                             else OVF=1'b0;
31.
32.
                             //If Result is a different sign then the inputs then overflo
33.
                             if(Result[W-1] == 1'b1) N=1'b1;
34.
                             else N=1'b0; //Negative flag
35.
                             N = N & (\sim OVF); //When OVF=1 N should be 0
                             if(Result == 0) Z=1'b1;
36.
                             else Z=1'b0;
37.
38.
                end // End of SubtractionAB
39.
                3'b010: begin //SubtractionBA
                             {CO,Result} = {1'b0,SrcB} - {1'b0,SrcA};
40.
                             if((~SrcA[W-1] == SrcB[W-1]) && (Result[W-1]!=SrcB[W-
    1])) OVF=1'b1;
42.
                             else OVF=1'b0;
43.
                             if(Result[W-1] == 1'b1) N=1'b1;
                             else N=1'b0; //Negative flag
44.
45.
                             N = N & (\sim OVF); //When OVF=1 N should be 0
46.
                             if(Result == 0) Z=1'b1;
```

```
47.
                             else Z=1'b0;
48.
                end // End of SubtractionBA
49.
                 3'b011: begin //BitClear
50.
                             Result = SrcA & (~SrcB);
                             if(Result == 0) Z=1'b1;
51.
52.
                             else Z=1'b0;
53.
                             if(Result[W-1] == 1'b1) N=1'b1;
54.
                             else N=1'b0; //Negative flag
55.
                             CO=1'b0:
56.
                             OVF=1'b0;
                 end//End of BitClear
57.
58.
                 3'b100: begin //AND
59.
                             Result = SrcA & SrcB;
60.
                             if(Result == 0) Z=1'b1;
61.
                             else Z=1'b0;
62.
                             if(Result[W-1] == 1'b1) N=1'b1;
63.
                             else N=1'b0; //Negative flag
64.
                             CO=1'b0;
                             OVF=1'b0;
65.
66.
                 end // End of AND
67.
                 3'b101: begin //OR
68.
                             Result = SrcA | SrcB;
69.
                             if(Result == 0) Z=1'b1;
70.
                             else Z=1'b0;
71.
                             if(Result[W-1] == 1'b1) N=1'b1;
72.
                             else N=1'b0; //Negative flag
73.
                             CO=1'b0;
74.
                             OVF=1'b0;
75.
                 end // End of OR
76.
                 3'b110: begin //EXOR
                             Result = SrcA ^ SrcB;
77.
                             if(Result == 0) Z=1'b1;
78.
79.
                             else Z=1'b0;
80.
                             if(Result[W-1] == 1'b1) N=1'b1;
81.
                             else N=1'b0; //Negative flag
82.
                             CO=1'b0;
                             OVF=1'b0;
83.
84.
                 end //End of EXOR
85.
                 3'b111: begin //EXNOR
86.
                             Result = ~(SrcA ^ SrcB);
                             if(Result == 0) Z=1'b1;
87.
88.
                             else Z=1'b0;
89.
                             if(Result[W-1] == 1'b1) N=1'b1;
90.
                             else N=1'b0; //Negative flag
91.
                             CO=1'b0;
92.
                             OVF=1'b0;
                 end //End of EXNOR
93.
94.
                 endcase
95.
        end
96.
97. endmodule
```

#### testbench:

```
1. module ALU tb
2.
        #(parameter W=5) ();
3.
4.
        //W-bit Inputs
        reg [W-1:0] SrcA, SrcB;
5.
6.
        //3 bit Control Signal
7.
        reg [2:0] Control;
8.
        //N-bit Result
9.
        wire [W-1:0] Result;
10.
        //Status Flags
```

```
11.
        wire CO, OVF, N, Z;
12.
13.
        reg [21:0] mem [12:0];
14.
        ALU DUT (SrcA, SrcB, Control, Result, CO, OVF, N, Z);
15.
16.
17.
        integer i;
18.
19.
        initial begin
20.
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446 Desktop/test vectors/ALU tb vec
  tor.txt" , mem);
            #1000;
21.
22.
        end
23.
        always @*
24.
        begin
25.
                 for(i=0;i<13;i=i+1) begin</pre>
26.
                SrcA = mem[i][21:17];
                 SrcB = mem[i][16:12];
27.
28.
                 Control = mem[i][11:9];
29.
                 #10;
                 if({Result,CO,OVF,N,Z} == mem[i][8:0])
30.
                     $display ("No Error in %1d th row", i+1);
31.
32.
33.
                     $display ("Error in %1d th row", i+1);
34.
                 end
35.
        end
36. endmodule
```

#### ALU testvector:

```
    //input1_input2_Control_Result_CO,OVF,N,Z

2. 00111_00101_000_01100_0000
3. 00111_00101_001_00010_0000
4. 00111_00101_010_11110_1010
5. 00111_00101_011_00010_0000
6. 00111_00101_100_00101_0000
7. 00111_00101_101_00111_0000
8. 00111_00101_110_00010_0000
9. 00111_00101_111_11101_0010
10. //Zero detection test
11. 00111_00111_001_00000_0001
12. //Overflow Detection Test in Addition
13. 01101_01001_000_10110_0100
14. 10011_10101_000_01000_1100
15. 01110_11000_000_00110_1000
16. //Overflow Detection Test in Subtraction
17. 01101 10011 001 11010 1100
```

### 1.2.5) Registers:

### Simple Register .v file:

```
    module Reg_Simple
    #(parameter W=5) (clk, reset, data, out);
    input wire clk,reset;
    input wire [W-1:0] data;
    output reg [W-1:0] out;
    always @(posedge clk) begin
    if(reset==1'b1) out <= 0;</li>
```

```
10. else out <= data;
11. end
12.
13. endmodule</pre>
```

### Simple Register testbench:

```
    module Reg_Simple_tb

2.
        #(parameter W=5)();
3.
4.
        reg clk,reset;
5.
        reg [W-1:0] data;
        wire [W-1:0] out;
6.
8.
        reg [10:0] mem [3:0];
9.
10.
        Reg_Simple DUT (clk, reset, data, out);
11.
12.
        integer i,j;
13.
14.
        initial begin
15.
16.
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446_Desktop/test_vectors/Reg_Simple
  _tb_vector.txt" , mem);
17.
            #1000;
18.
        end
        always @* begin
19.
               for(j=0;j<100;j=j+1) begin</pre>
20.
                    clk = clk ^ 1'b1;
21.
22.
                     #5;
23.
                     //For now the frequency is too high but it's just for simulation
24.
25.
        end
26.
        always @*
27.
        begin
28.
                for(i=0;i<4;i=i+1) begin</pre>
29.
                 reset = mem[i][10];
30.
                 data = mem[i][9:5];
31.
                 #13;
32.
                 if(out == mem[i][4:0])
33.
                     $display ("No Error in %1d th row", i+1);
34.
35.
                     $display ("Error in %1d th row", i+1);
36.
                 end
37.
38. endmodule
```

### Simple Register testvector:

```
1. //reset_data_out
2. 0_11010_11010
3. 0_10011_10011
4. 0_00001_00001
5. 1_11010_00000
```

## Register with WE .v file:

```
    module Reg_WE
    #(parameter W=5) (clk, reset, we, data, out);
    input wire clk,reset,we;
```

```
5.
        input wire [W-1:0] data;
6.
        output reg [W-1:0] out;
7.
8.
        always @(posedge clk) begin
             if(reset==1'b1) out <= 0;
9.
10.
             else begin
                 if(we == 1'b1) out <= data;</pre>
11.
12.
             end
13.
        end
14.
15. endmodule
```

#### Reg WE testbench:

```
    module Reg_WE_tb

2.
        #(parameter W=5)();
3.
4.
        reg clk,reset,we;
5.
        reg [W-1:0] data;
6.
        wire [W-1:0] out;
7.
8.
        reg [11:0] mem [5:0];
9.
10.
        Reg_WE DUT (clk, reset, we, data, out);
11.
12.
        integer i,j;
13.
14.
        initial begin
15.
            clk=0;
16.
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446 Desktop/test vectors/Reg WE tb
    vector.txt" , mem);
17.
            #1000;
18.
        end
        always @* begin
19.
20.
                 for(j=0;j<100;j=j+1) begin</pre>
21.
                     clk = clk ^ 1'b1;
22.
23.
                     //For now the frequency is too high but it's just for simulation
24.
                 end
25.
        end
26.
        always @*
27.
        begin
28.
                 for(i=0;i<6;i=i+1) begin</pre>
29.
                 reset = mem[i][11];
30.
                 we = mem[i][10];
31.
                 data = mem[i][9:5];
32.
                 #10;
33.
                 if(out == mem[i][4:0])
                     $display ("No Error in %1d th row", i+1);
34.
35.
36.
                     $display ("Error in %1d th row", i+1);
37.
                 end
38.
        end
39. endmodule
```

### Reg\_WE testvector:

```
1. //reset_we_data_out
2. 0_1_11010_11010
3. 0_0_10011_11010
4. 0_1_00001_00001
5. 1_0_11010_00000
```

```
6. 0_1_11011_11011
7. 1_1_10011_00000
```

### Shift Register .v file:

```
    module Reg_Shift

        #(parameter W = 5) (clk, reset, ps_select, lr_select, data, input_left, input_ri
2.
   ght, out);
3.
        input wire clk,reset,ps_select, lr_select;
4.
5.
        input wire [W-1:0] data;
6.
        input wire input_left, input_right;
7.
8.
        output reg [W-1:0] out;
9.
10.
        always @(posedge clk) begin
11.
            if(reset==1) out<=0; //Synchronous reset</pre>
12.
            else begin
13.
                 if(ps_select==1) begin
14.
                     out <= data; //If Parallel/Serial select=1 then load parallel data</pre>
15.
                 else begin //Otherwise check for left/right shif signal
16.
17.
                     if(lr_select == 1) begin //if lr=1 shift right
18.
                         out <= {input_left, out[W-1:1]};</pre>
19.
                     end
                     else begin //lr=0 so shift left
20.
21.
                         out <= {out[W-2:0],input_right};</pre>
22.
                     end
23.
                 end
24.
            end
25.
        end
26. endmodule
```

### Shift Register testbench:

```
    module Reg_Shift_tb

2.
        #(parameter W=5)();
3.
4.
        reg clk,reset,ps_select,lr_select,input_left,input_right;
5.
        reg [W-1:0] data;
6.
        wire [W-1:0] out;
7.
        reg [14:0] mem [6:0];
8.
9.
10.
        Reg_Shift DUT (clk, reset, ps_select, lr_select, data, input_left, input_right,
   out);
11.
12.
        integer i,j;
13.
14.
        initial begin
15.
            clk=0;
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446_Desktop/test_vectors/lab1_regis
16.
   terfile_tb_vector.txt" , mem);
17.
            #1000;
18.
        end
        always @* begin
19.
20.
                for(j=0;j<100;j=j+1) begin</pre>
21.
                    clk = clk ^ 1'b1;
22.
                    #5;
                     //For now the frequency is too high but it's just for simulation
23.
24.
25.
        end
```

```
always @*
26.
27.
        begin
28.
                for(i=0;i<7;i=i+1) begin</pre>
29.
                reset = mem[i][14];
30.
                ps_select = mem[i][13];
                 lr_select = mem[i][12];
31.
                input_left = mem[i][11];
32.
33.
                 input_right = mem[i][10];
34.
                data = mem[i][9:5];
35.
                 if(out == mem[i][4:0])
36.
37.
                    $display ("No Error in %1d th row", i+1);
38.
39.
                     $display ("Error in %1d th row", i+1);
40.
                 end
41.
        end
42. endmodule
```

## Reg\_Shift testvector:

```
1. //reset_psselect,lrselect_inputleft,inputright_data_out
2. 0_10_11_11010_11010
3. 0_01_10_00011_11101
4. 0_01_00_00101_01110
5. 1_11_01_11010_00000
6. 0_11_10_11011_11011
7. 0_00_00_10011_10110
8. 0_00_01_11111_01101
```

# 1.3)Register File

# Hand drawn schematics:





#### .v file:

```
1. // Copyright (C) 1991-2016 Altera Corporation. All rights reserved.
2. // Your use of Altera Corporation's design tools, logic functions
3. // and other software and tools, and its AMPP partner logic
4. // functions, and any output files from any of the foregoing
5. // (including device programming or simulation files), and any
6. // associated documentation or information are expressly subject
7. // to the terms and conditions of the Altera Program License
8. // Subscription Agreement, the Altera Quartus Prime License Agreement,
9. // the Altera MegaCore Function License Agreement, or other
10. // applicable license agreement, including, without limitation,
11. // that your use is for the sole purpose of programming logic
12. // devices manufactured by Altera and sold by Altera or its
13. // authorized distributors. Please refer to the applicable
14. // agreement for further details.
15.
16. // PROGRAM
                   "Ouartus Prime"
17. // VERSION
                    "Version 16.0.0 Build 211 04/27/2016 SJ Lite Edition"
18. // CREATED "Tue Mar 27 03:01:29 2018"
19.
20. module lab1 registerfile
21. \#(parameter W = 8)
22. (
23.
       we,
24.
     clk,
25.
       reset,
26.
       in,
27.
       sel1,
28.
       sel2,
29.
       sel_dest,
30.
       out1,
31.
       out2
32.);
33.
34.
35. input wire we;
36. input wire clk;
37. input wire reset;
38. input wire [W-1:0] in;
39. input wire [W-1:0] sel1;
40. input wire [1:0] sel2;
41. input wire [1:0] sel_dest;
42. output wire [W-1:0] out1;
43. output wire [W-1:0] out2;
44.
45. wire
           SYNTHESIZED WIRE 0;
46. wire SYNTHESIZED WIRE 1:
47. wire
           SYNTHESIZED WIRE 2;
48. wire SYNTHESIZED WIRE 3;
49. wire
           SYNTHESIZED_WIRE_4;
50. wire
           SYNTHESIZED_WIRE_5;
51. wire
           [W-1:0] SYNTHESIZED_WIRE_20;
52. wire [W-1:0] SYNTHESIZED_WIRE_21;
           [W-1:0] SYNTHESIZED_WIRE_22;
53. wire
54. wire [W-1:0] SYNTHESIZED_WIRE_23;
55. wire
        [W-1:0] SYNTHESIZED WIRE 10;
56. wire [W-1:0] SYNTHESIZED_WIRE_11;
57. wire [W-1:0] SYNTHESIZED_WIRE_14;
58. wire
          [W-1:0] SYNTHESIZED_WIRE_15;
59. wire
           SYNTHESIZED WIRE 18;
60. wire SYNTHESIZED WIRE 19;
61.
62.
```

```
63.
64.
65.
66. Decoder2to4 b2v_inst(
67.
        .input0(sel_dest[0]),
        .input1(sel_dest[1]),
        .o0(SYNTHESIZED_WIRE_2),
69.
70.
        .o1(SYNTHESIZED_WIRE_3),
        .o2(SYNTHESIZED WIRE 4),
71.
72.
        .o3(SYNTHESIZED WIRE 5));
73.
74.
75. Reg_WE b2v_inst10(
76. .clk(clk),
77.
        .reset(reset),
78.
        .we(SYNTHESIZED_WIRE_0),
79.
        .data(in),
        .out(SYNTHESIZED WIRE 22));
81.
        defparam
                    b2v_inst10.W = W;
82.
83.
84. Reg_WE b2v_inst11(
85.
        .clk(clk),
86.
        .reset(reset),
87.
        .we(SYNTHESIZED_WIRE_1),
88.
        .data(in),
        .out(SYNTHESIZED_WIRE_23));
89.
        defparam b2v_inst11.W = W;
90.
91.
92. assign SYNTHESIZED WIRE 18 = we & SYNTHESIZED WIRE 2;
94. assign SYNTHESIZED WIRE 19 = we & SYNTHESIZED WIRE 3;
96. assign SYNTHESIZED WIRE 0 = we & SYNTHESIZED WIRE 4;
98. assign SYNTHESIZED WIRE 1 = we & SYNTHESIZED WIRE 5;
99.
100.
101.
           Mux2to1 b2v inst2(
102.
               .select(sel1[0]),
               .i0(SYNTHESIZED_WIRE_20),
103.
               .i1(SYNTHESIZED WIRE 21),
104.
105.
               .out(SYNTHESIZED_WIRE_10));
106.
               defparam b2v_inst2.W = W;
107.
108.
109.
           Mux2to1 b2v_inst3(
               .select(sel1[0]),
110.
               .i0(SYNTHESIZED_WIRE_22),
111.
112.
               .i1(SYNTHESIZED WIRE 23),
113.
               .out(SYNTHESIZED WIRE 11));
               defparam b2v_inst3.W = W;
114.
115.
116.
117.
           Mux2to1 b2v inst4(
118.
               .select(sel1[1]),
               .i0(SYNTHESIZED_WIRE_10),
119.
120.
               .i1(SYNTHESIZED_WIRE_11),
               .out(out1));
121.
               defparam b2v_inst4.W = W;
122.
123.
124.
125.
           Mux2to1 b2v inst5(
126.
              .select(sel2[0]),
               .i0(SYNTHESIZED WIRE 20),
127.
128.
               .i1(SYNTHESIZED WIRE 21),
```

```
129.
               .out(SYNTHESIZED WIRE 14));
130.
               defparam b2v inst5.W = W;
131.
132.
133.
           Mux2to1 b2v_inst6(
134.
               .select(sel2[1]),
               .i0(SYNTHESIZED WIRE 14),
135.
136.
               .i1(SYNTHESIZED_WIRE_15),
               .out(out2));
137.
138.
               defparam b2v inst6.W = W;
139.
140.
141.
           Mux2to1 b2v_inst7(
142.
               .select(sel2[0]),
               .i0(SYNTHESIZED WIRE 22),
143.
144.
               .i1(SYNTHESIZED_WIRE_23),
145.
               .out(SYNTHESIZED WIRE 15));
146.
               defparam b2v inst7.W = W;
147.
148.
149.
           Reg_WE b2v_inst8(
150.
               .clk(clk),
151.
               .reset(reset),
152.
               .we(SYNTHESIZED_WIRE_18),
153.
               .data(in),
154.
               .out(SYNTHESIZED WIRE 20));
155.
               defparam
                           b2v_inst8.W = W;
156.
157.
158.
           Reg_WE b2v_inst9(
159.
               .clk(clk),
160.
               .reset(reset),
161.
               .we(SYNTHESIZED WIRE 19),
162.
               .data(in),
163.
               .out(SYNTHESIZED WIRE 21));
               defparam b2v inst9.W = W;
164.
165.
166.
           // Copyright (C) 1991-2016 Altera Corporation. All rights reserved.
167.
168.
           // Your use of Altera Corporation's design tools, logic functions
169.
           // and other software and tools, and its AMPP partner logic
170.
           // functions, and any output files from any of the foregoing
171.
           // (including device programming or simulation files), and any
172.
           // associated documentation or information are expressly subject
173.
           // to the terms and conditions of the Altera Program License
174.
           // Subscription Agreement, the Altera Quartus Prime License Agreement,
175.
           // the Altera MegaCore Function License Agreement, or other
           // applicable license agreement, including, without limitation,
176.
177.
           // that your use is for the sole purpose of programming logic
178.
           // devices manufactured by Altera and sold by Altera or its
179.
           // authorized distributors. Please refer to the applicable
180.
           // agreement for further details.
181.
                            "Quartus Prime"
182.
           // PROGRAM
                            "Version 16.0.0 Build 211 04/27/2016 SJ Lite Edition"
183.
           // VERSION
           // CREATED
184.
                           "Tue Mar 27 03:01:29 2018"
185.
186.
           module lab1 registerfile
187.
           \#(parameter W = 8)
188.
189.
               we.
190.
               clk.
191.
               reset,
192.
               in,
193.
               sel1,
194.
               sel2,
```

```
sel dest,
195.
196.
               out1,
               out2
197.
198.
           );
199.
200.
201.
           input wire we;
           input wire clk;
202.
203.
           input wire reset;
204.
           input wire [W-1:0] in;
205.
           input wire [1:0] sel1;
206.
           input wire [1:0] sel2;
207.
           input wire [1:0] sel_dest;
208.
           output wire [W-1:0] out1;
209.
           output wire [W-1:0] out2;
210.
211.
           wire
                   SYNTHESIZED WIRE 0;
212.
           wire
                   SYNTHESIZED WIRE 1;
213.
           wire
                   SYNTHESIZED_WIRE_2;
214.
           wire
                   SYNTHESIZED_WIRE_3;
215.
                   SYNTHESIZED_WIRE_4;
           wire
216.
                   SYNTHESIZED WIRE 5;
           wire
217.
           wire
                    [W-1:0] SYNTHESIZED_WIRE_20;
218.
                   [W-1:0] SYNTHESIZED_WIRE_21;
           wire
219.
           wire
                    [W-1:0] SYNTHESIZED_WIRE_22;
220.
                   [W-1:0] SYNTHESIZED WIRE 23;
           wire
221.
           wire
                    [W-1:0] SYNTHESIZED_WIRE_10;
222.
                   [W-1:0] SYNTHESIZED_WIRE_11;
           wire
223.
                    [W-1:0] SYNTHESIZED_WIRE_14;
           wire
224.
           wire
                   [W-1:0] SYNTHESIZED_WIRE_15;
225.
           wire
                   SYNTHESIZED WIRE 18;
226.
                   SYNTHESIZED WIRE 19;
           wire
227.
228.
229.
230.
231.
           Decoder2to4 b2v_inst(
232.
233.
                .input0(sel dest[0]),
               .input1(sel_dest[1]),
234.
235.
                .o0(SYNTHESIZED_WIRE_2),
               .o1(SYNTHESIZED_WIRE_3),
236.
237.
               .o2(SYNTHESIZED_WIRE_4),
238.
               .o3(SYNTHESIZED_WIRE_5));
239.
240.
           Reg_WE b2v_inst10(
241.
242.
                .clk(clk),
243.
                .reset(reset),
244.
               .we(SYNTHESIZED_WIRE_0),
245.
               .data(in),
246.
                .out(SYNTHESIZED WIRE 22));
                           b2v_inst10.W = W;
247.
               defparam
248.
249.
250.
           Reg_WE b2v_inst11(
251.
                .clk(clk),
252.
               .reset(reset),
                .we(SYNTHESIZED_WIRE_1),
253.
254.
                .data(in),
255.
                .out(SYNTHESIZED_WIRE_23));
256.
               defparam b2v_inst11.W = W;
257.
258.
           assign SYNTHESIZED WIRE 18 = we & SYNTHESIZED WIRE 2;
259.
           assign SYNTHESIZED_WIRE_19 = we & SYNTHESIZED_WIRE_3;
260.
```

```
261.
262.
           assign SYNTHESIZED WIRE 0 = we & SYNTHESIZED WIRE 4;
263.
264
           assign SYNTHESIZED_WIRE_1 = we & SYNTHESIZED_WIRE_5;
265.
266.
267.
           Mux2to1 b2v_inst2(
268.
               .select(sel1[0]),
                .i0(SYNTHESIZED WIRE 20),
269.
270.
               .i1(SYNTHESIZED WIRE 21),
271.
                .out(SYNTHESIZED WIRE 10));
272.
               defparam b2v_inst2.W = W;
273.
274.
275.
           Mux2to1 b2v_inst3(
276.
               .select(sel1[0]),
277.
                .i0(SYNTHESIZED_WIRE_22),
278.
               .i1(SYNTHESIZED WIRE 23),
                .out(SYNTHESIZED_WIRE_11));
279.
280.
               defparam b2v_inst3.W = W;
281.
282.
283.
           Mux2to1 b2v_inst4(
284.
                .select(sel1[1]),
285.
                .i0(SYNTHESIZED_WIRE_10),
286.
               .i1(SYNTHESIZED WIRE 11),
287.
                .out(out1));
288.
               defparam b2v_inst4.W = W;
289.
290.
291.
           Mux2to1 b2v inst5(
292.
               .select(sel2[0]),
                .i0(SYNTHESIZED_WIRE_20),
293.
294.
               .i1(SYNTHESIZED WIRE 21),
295.
                .out(SYNTHESIZED WIRE 14));
               defparam b2v inst5.W = W;
296.
297.
298.
           Mux2to1 b2v inst6(
299.
300.
                .select(sel2[1]),
301.
                .i0(SYNTHESIZED_WIRE_14),
302.
               .i1(SYNTHESIZED_WIRE_15),
303.
                .out(out2));
304.
               defparam b2v_inst6.W = W;
305.
306.
307.
           Mux2to1 b2v_inst7(
                .select(sel2[0]),
308.
309.
                .i0(SYNTHESIZED_WIRE_22),
310.
               .i1(SYNTHESIZED WIRE 23),
311.
                .out(SYNTHESIZED WIRE 15));
               defparam b2v_inst7.W = W;
312.
313.
314.
           Reg_WE b2v_inst8(
315.
316.
                .clk(clk),
317.
                .reset(reset),
               .we(SYNTHESIZED_WIRE_18),
318.
319.
               .data(in),
320.
                .out(SYNTHESIZED_WIRE_20));
321.
               defparam
                           b2v_inst8.W = W;
322.
323.
           Reg_WE b2v_inst9(
324.
325.
                .clk(clk),
326.
               .reset(reset),
```

#### testbench:

```
    module lab1_registerfile_tb

2.
        \#(parameter W = 3) ();
3.
4.
        reg we,clk,reset;
5.
        reg [1:0] sel1,sel2,sel_dest;
        reg [W-1:0] in;
6.
7.
        wire [W-1:0] out1,out2;
8.
9.
        reg [16:0] mem [6:0];
10.
11.
        lab1_registerfile DUT (we, clk, reset,in,sel1,sel2,sel_dest,out1,out2);
12.
13.
        integer i,j;
14.
        initial begin
15.
16.
            clk=0;
17.
            $readmemb("C:/Users/AhmetSalih/Desktop/EE446_Desktop/test_vectors/lab1_regis
    terfile_tb_vector.txt" , mem);
18.
            #1000;
19.
        end
20.
        always @* begin
21.
                 for(j=0;j<100;j=j+1) begin</pre>
22.
                    clk = clk ^ 1'b1;
23.
24.
                     //For now the frequency is too high but it's just for simulation
25.
                end
26.
        end
27.
        always @*
28.
        begin
29.
                 for(i=0;i<7;i=i+1) begin</pre>
30.
                 we = mem[i][16];
31.
                 reset = mem[i][15];
32.
                 in = mem[i][14:12];
33.
                 sel1 = mem[i][11:10];
34.
                 sel2 = mem[i][9:8];
35.
                 sel_dest = mem[i][7:6];
36.
                #10:
37.
                 if({out1,out2} == mem[i][5:0])
38.
                     $display ("No Error in %1d th row", i+1);
39.
40.
                     $display ("Error in %1d th row", i+1);
41.
                end
42.
        end
43. endmodule
```

#### testvector:

```
    //we_reset_in_sel1_sel2_sel_dest_out1_out2);
    1_1_101_10_11_10_000_000
    1_0_101_10_00_00_000_101
```

4. 1\_0\_111\_11\_01\_01\_000\_111
5. 1\_0\_001\_11\_10\_10\_000\_001
6. 1\_0\_011\_11\_11\_011\_011
7. 1\_0\_010\_01\_10\_11\_111\_001
8. 1\_1\_001\_10\_11\_011\_000\_000

# 1.4) Datapath

## Schematics:



- Q1) There are 3 control pins namely:
  - -const\_sel (For the 2x1 MUX that selects the constant that goes to ALU)
  - -load sel (For the 2x1 MUX that decides the input of RegB
- -ACps (AC register's parallel/serial select. First it has to load parallel then do serial computation)
- Q2) There are 13 control signals in my architecture, including the reset signals. However 8 of those signals does not change over time. They also do not have to be changed for different instructions. For example ALU always does add operation so ALU's control signal is always 00, we also do not do any resetting so resets are always zero etc.
- Q3) The 3 control pins is the minimum you can get. I have already reduced the number by inserting constant zeros and ones to unchanging pins. However,
  - const\_sel has to change for different instructions. LOAD and REVERSE LOAD requires
     0 as constant, whereas INCREMENTED LOAD requires 1.
  - load\_sel has to change for different instructions. For LOAD and INCREMENTED LOAD
    operations it should select ALU's output as source. For REVERSE LOAD, it should
    select register Q's output as source.
  - ACps has to change over time when the REVERSE LOAD instruction is executed. At
    first AC has to parallel load the data from ALU's output, but then it has to shift it one
    by one towards reg Q.

### Q4) It takes 10 cycles:

Through all cycles const sel=0 and load sel=0(Q's output as source).

1st cycle: ACps=1 => AC Loads the data parallel

2-9 cycles: ACps=0 => AC shifts the data to right. Q shifts the to left. AC\_Out[0] is connected as input\_right to Q. This way the data is reversed in 8 cycles.

10th cycle ACps=X => RegB Loads the correct reversed data.